翻訳と辞書 |
XCore XS1-AnA : ウィキペディア英語版 | XCore XS1-AnA
The XS1-AnA''〔(【引用サイトリンク】title=XCore XS1-A8A-64-FB96 datasheet )〕〔(【引用サイトリンク】title=XCore XS1-A16A-128-FB217 datasheet )〕 is a family of processors designed by XMOS. It is based on a 32-bit architecture, that runs up to eight concurrent threads, with built-in analog-to-digital converters (ADC), oscillator, and power supplies. It will be available from autumn 2013 running at 500 MHz. Each thread can run at up to 125 MHz. == Description == The XS1-AnA comprises a single or dual tile processor, each with a switch, digital I/O ports, and set of analogue input channels. The execution core has a data path, a memory, and register banks for eight threads. The switches of two or more XS1-AnA, xCORE-UnA and Xcore XS1-L processors can be connected using one or more links, whereupon threads on all of the tiles can communicate with each other by exchanging messages through the switches. The XCore XS1 instruction set architecture supports 12 general purpose registers per thread. A standard 3-operand instruction set is used for programming the thread.
抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)』 ■ウィキペディアで「XCore XS1-AnA」の詳細全文を読む
スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース |
Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.
|
|